| Title | A Hardware Architecture for Real-Time Video Segmentation Utilizing Memory Reduction Techniques |
| Authors | Hongtu Jiang, Håkan Ardö, Viktor Öwall |
| Full-text | Available as PDF |
| Alternative Location | http://dx.doi.org/10.1109/T..., Restricted Access |
| Publication | IEEE Transactions on Circuits and Systems for Video Technology |
| Year | 2009 |
| Volume | 19 |
| Issue | 2 |
| Pages | 226 - 236 |
| Document type | Article |
| Status | Published |
| Quality controlled | Yes |
| Language | eng |
| Publisher | IEEE |
| Abstract English | This paper presents the implementation of a video segmentation unit used for embedded automated video surveillance systems. Various aspects of the underlying segmentation algorithm are explored and modifications are made with potential improvements of segmentation results and hardware efficiency. In addition, to achieve real-time performance with high resolution video streams, a dedicated hardware architecture with streamlined<br> dataflow and memory access reduction schemes are developed. The whole system is implemented on a Xilinx field-programmable gate array platform, capable of real-time segmentation with VGA resolution at 25 frames per second. Substantial memory bandwidth reduction of more than 70% is achieved by utilizing pixel locality as well as wordlength reduction. The hardware platform is intended as a real-time testbench, especially for observations of long term effects with different parameter settings. |
| ISBN/ISSN/Other | ISSN: 1051-8215 |
Questions: webmaster
Last update: 2013-04-11
Centre for Mathematical Sciences, Box 118, SE-22100, Lund. Telefon: +46 46-222 00 00 (vx)